DocumentCode :
3441505
Title :
Implementation of a ASIP for SELP Vocoder At Low Bit Rate of 600bps
Author :
Jing, Tao ; Han, Dahan ; Wang, Qin
Author_Institution :
Univ. of Sci. & Technol. Beijing, Beijing
fYear :
2007
fDate :
23-25 May 2007
Firstpage :
305
Lastpage :
308
Abstract :
In this paper, efficient implementation of a 600 bps SELP vocoder having a speech compression function used in the digital mobile communication is presented. This ASIP (application special instruction set processor) of vocoder is designed for high quality multi-rates speech coding algorithm based on SELP model. We adopt VLIW type instruction set and reconfigurable architecture, so those high complexity subprograms can be optimized to get a significant degree of instruction level parallelism. The result of simulation indicates that the algorithms implemented on this chip have higher efficiency than that on universal DSP, while maintaining the original coding quality. The presented chip can implement different kinds of speech coding algorithms and can achieve higher performance, lower complexity and lower cost.
Keywords :
application specific integrated circuits; data compression; reconfigurable architectures; speech coding; vocoders; ASIP; SELP vocoder; VLIW instruction set; bit rate 600 bit/s; digital mobile communication; reconfigurable architecture; speech coding algorithm; speech compression function; Algorithm design and analysis; Application specific processors; Bit rate; Costs; Digital signal processing chips; Mobile communication; Reconfigurable architectures; Speech coding; VLIW; Vocoders;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Electronics and Applications, 2007. ICIEA 2007. 2nd IEEE Conference on
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-0737-8
Electronic_ISBN :
978-1-4244-0737-8
Type :
conf
DOI :
10.1109/ICIEA.2007.4318420
Filename :
4318420
Link To Document :
بازگشت