Title :
Development of a Dual GCT
Author :
Butschen, T. ; Zimmermann, J. ; De Doncker, R.W.
Author_Institution :
Inst. for Power Generation & Storage Syst. (PGS), Aachen, Germany
Abstract :
The performance of high-power inverters strongly depends on the characteristics of the underlying semiconductor device. The design of such devices is typically a compromise between on-state losses and switching losses. The idea analyzed in this paper is to combine two GCT devices into one single wafer, one switching-optimized GCT structure and one conducting-optimized GCT. By a parallel connection of both devices and a good trigger sequence of the gate signals, a higher performance can be achieved in comparison to a single GCT. More advantages of the Dual GCT are qualified in. In this paper, the Dual GCT concept is discussed in relation to standard GCTs and two single GCTs in parallel mode. Additional FEM simulations of these GCTs demonstrate the advantages of the Dual GCT quantitatively.
Keywords :
invertors; thyristors; conducting-optimized GCT; dual GCT devices; high-power inverters; integrated gate commutated thyristor; on-state losses; semiconductor device; single wafer; switching losses; switching-optimized GCT structure; trigger sequence; Charge carrier lifetime; Frequency; Inverters; Low voltage; Power electronics; Power generation; Semiconductor devices; Switches; Switching loss; Thyristors;
Conference_Titel :
Power Electronics Conference (IPEC), 2010 International
Conference_Location :
Sapporo
Print_ISBN :
978-1-4244-5394-8
DOI :
10.1109/IPEC.2010.5542082