DocumentCode :
3445329
Title :
Experimental and theoretical analysis of scaling issues in dual-bit discrete trap non-volatile memories
Author :
Perniola, L. ; Iannaccone, G. ; De Salvo, B. ; Ghibaudo, G. ; Molas, G. ; Gerardi, C. ; Deleonibus, S.
fYear :
2005
fDate :
5-5 Dec. 2005
Firstpage :
857
Lastpage :
860
Abstract :
Here we present an experimental and theoretical analysis of dual-bit DT-NVMs. In particular data retention experiments on bulk and SOI silicon nanocrystal memory devices and their interpretation through a surface potential based model are shown (Perniola et al., 2005). Our model is then exploited to investigate the main issues posed by dual-bit reading, when the dimensions of bulk and SOI devices are scaled down. We present two different reading schemes for a scaled device and we show that dual-bit performance of DT-NVMs, charged on both sides, is preserved even when the two pockets of charge coalesce. Finally, we conclude that both bulk and SOI dual-bit architectures are promising for memory cells with gate lengths down to 30-50 nm
Keywords :
semiconductor storage; silicon-on-insulator; DT-NVM; SOI silicon nanocrystal memory devices; bulk memory devices; discrete trap nonvolatile memories; dual-bit reading; scaling issues; surface potential; Acceleration; Analytical models; Channel hot electron injection; Electron traps; Nanocrystals; Nonvolatile memory; Physics; SONOS devices; Silicon; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2005. IEDM Technical Digest. IEEE International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-9268-X
Type :
conf
DOI :
10.1109/IEDM.2005.1609492
Filename :
1609492
Link To Document :
بازگشت