DocumentCode :
3445418
Title :
Using an MDE Approach for Modeling of Interconnection Networks
Author :
Quadri, Imran-Rafiq ; Boulet, Pierre ; Meftali, Samy ; Dekeyser, Jean-Luc
Author_Institution :
CNRS, INRIA, Lille
fYear :
2008
fDate :
7-9 May 2008
Firstpage :
289
Lastpage :
294
Abstract :
As system-on-chip (SoCs) become more complex, high performance interconnection mediums are required to handle their complexity. Network-on-chips (NoCs) enable integration of more intellectual properties (IPs) into the SoC with increased performance. In the recent MARTE (modeling and analysis of real-time and embedded systems) profile, a notion of multidimensional multiplicity has been proposed to model repetitive structures and topologies. This paper presents a modeling methodology based on that notation to model the delta network family of interconnection networks for NoC construction.
Keywords :
multistage interconnection networks; network-on-chip; real-time systems; telecommunication network topology; MARTE profile; MDE approach; NoC; delta network; interconnection network modeling; model-driven engineering; network topology; network-on-chip; real-time-embedded systems modeling; system-on-chip; Embedded system; Hardware; Model driven engineering; Multidimensional systems; Multiprocessor interconnection networks; Network-on-a-chip; Parallel architectures; Real time systems; Switches; Unified modeling language; Delta Networks; MARTE; MDE; MINs; NoC; SoC; UML2 Templates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms, and Networks, 2008. I-SPAN 2008. International Symposium on
Conference_Location :
Sydney, NSW
ISSN :
1087-4089
Print_ISBN :
978-0-7695-3125-0
Type :
conf
DOI :
10.1109/I-SPAN.2008.40
Filename :
4520229
Link To Document :
بازگشت