Title :
Chip-level performance maximization using ASIS (application-specific interconnect structure) wiring design concept for 45 nm CMOS devices
Author :
Oda, N. ; Imura, H. ; Kawahara, N. ; Tagami, M. ; Kunishima, H. ; Sone, S. ; Ohnishi, S. ; Yamada, K. ; Kakuhara, Y. ; Sekine, M. ; Hayashi, Y. ; Ueno, K.
Author_Institution :
NEC Electron. Corp., Sagamihara
Abstract :
A novel interconnect design concept named "ASIS (application-specific interconnect structure)" is presented for 45 nm CMOS performance maximization. Basic scheme of ASIS is that corresponding to applications, such as high-performance, low-power or high reliability, interconnect structure as well as metal thickness is individually optimized in order to maximize chip-level performance matched to the application. Our investigation shows that for low power application, the increased resistivity of scaled-down Cu-wire is not a main issue, so that thinner wire is more advantageous. For high-performance application, partially double pitch structure for local and intermediate layers is advantageous. For high-reliability requirement, CuAl-alloy or CoWP cap-metal is quite effective for boosting reliability
Keywords :
CMOS integrated circuits; application specific integrated circuits; cobalt alloys; copper alloys; integrated circuit interconnections; tungsten alloys; 45 nm; ASIS; CMOS devices; CMOS performance maximization; CoWP; CoWP cap-metal; CuAl; application-specific interconnect structure; chip-level performance maximization; double pitch structure; interconnect design concept; wiring design concept; Capacitance; Conductivity; Design methodology; Frequency; Integrated circuit interconnections; National electric code; Propagation delay; Repeaters; Wire; Wiring;
Conference_Titel :
Electron Devices Meeting, 2005. IEDM Technical Digest. IEEE International
Conference_Location :
Washington, DC
Print_ISBN :
0-7803-9268-X
DOI :
10.1109/IEDM.2005.1609538