DocumentCode :
3446622
Title :
BIR-breaking down the barriers [building in reliability methodology for CMOS wafer fab]
Author :
Molyneaux, James ; Finucane, Nuala ; Prendergast, James ; Houlihan, Susan
Author_Institution :
Analog Devices BV, Limerick, Ireland
fYear :
1996
fDate :
20-23 Oct 1996
Firstpage :
16
Lastpage :
19
Abstract :
A Building In Reliability (BIR) methodology was incorporated into the development of a sub-micron, double-poly double-metal (DPDM) CMOS wafer fabrication process. This new and proactive approach ensured a reliable process. A multi disciplined team effort was required to understand, control, and measure the critical process parameters which affect the process reliability and manufacturability. Wear out mechanisms of gate oxide integrity, hot electron induced MOSFET degradation, and electromigration were tested on individual process modules to ensure reliability. The benefits from using the BIR methodology are reduced qualification costs, earlier time to market, and greater confidence in process reliability
Keywords :
CMOS integrated circuits; electromigration; failure analysis; hot carriers; integrated circuit manufacture; integrated circuit reliability; production testing; building in reliability methodology; double-poly double-metal CMOS; electromigration; gate oxide integrity; hot electron induced MOSFET degradation; manufacturability; process reliability; qualification costs reduction; submicron CMOS wafer fabrication process; wear out mechanisms; CMOS process; Costs; Degradation; Electromigration; Electrons; Fabrication; MOSFET circuits; Manufacturing processes; Qualifications; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Reliability Workshop, 1996., IEEE International
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
0-7803-3598-8
Type :
conf
DOI :
10.1109/IRWS.1996.583376
Filename :
583376
Link To Document :
بازگشت