Title :
FPGA implementation of a fast pipeline architecture for JND computation
Author :
Shenghui Liu ; Zhiwei Liu ; Hai Huang
Author_Institution :
Sch. of software, Harbin Univ. of Sci. & Technol., Harbin, China
Abstract :
Just Noticeable Distortion (JND) based on human visual system (HVS) is widely used in the transparent watermarking. But the computation of JND is very complex, which makes it difficult to embed it into integrated circuits. To solve this problem, Haar Wavelet based JND model is exploited in this paper. Furthermore, the fast pipeline architecture based on haar-wavelet for JND computation is developed. The architecture is modeled with hardware description language, and implemented on Altera EP2C35 FPGA device in order to evaluate the its performance. The hardware cost of JND core is 1460 Logic Cell combinations and 330 registers, which is significantly smaller than the Full Band JND based architecture. From the experiment results, the system goes on well with a 120MHz clock. Compared with the full band JND based architecture, ours achieves 75% time saving.
Keywords :
Haar transforms; field programmable gate arrays; parallel architectures; pipeline processing; watermarking; Altera EP2C35 FPGA device; FPGA implementation; HVS; Haar wavelet; JND computation; fast pipeline architecture; hardware description language; human visual system; integrated circuits; just noticeable distortion; logic cell; transparent watermarking; Computer architecture; Discrete wavelet transforms; Field programmable gate arrays; Hardware; Integrated circuit modeling; Pipeline processing; Watermarking; Haar-Wavelet; Just-Noticeable-Distortion; hardware implementation; pipeline;
Conference_Titel :
Image and Signal Processing (CISP), 2012 5th International Congress on
Conference_Location :
Chongqing
Print_ISBN :
978-1-4673-0965-3
DOI :
10.1109/CISP.2012.6469995