DocumentCode :
3450569
Title :
Sampled analog VLSI architecture using OP-AMP based switched capacitor circuits to implement discrete Haar wavelet transform
Author :
Reddy, A. S. ; Dhar, A. S.
Author_Institution :
Department of Electronics and Electrical Communication Engineering, Indian Institute of Technology Kharagpur, 721302, INDIA
fYear :
2012
fDate :
19-21 Dec. 2012
Firstpage :
1
Lastpage :
6
Abstract :
We proposed a sampled analog VLSI architecture to implement discrete Haar wavelet transform (DHWT). Gain-boosted folded cascode operational amplifier based switched capacitor integrator circuit serves as the building block for the proposed architecture. This architecture performs DHWT operation on real-time samples which are discrete in time but continuous in amplitude. This produces DHWT samples without generating intermediate low frequency samples. This architecture gives good economy in the silicon area usage with low design complexity due to the absence of the quantization process and thus of the data converters. Simulation results for this implementation in 0.18µm UMC process are presented.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technology Trends in Electronics, Communication and Networking (ET2ECN), 2012 1st International Conference on
Conference_Location :
Surat, Gujarat, India
Print_ISBN :
978-1-4673-1628-6
Type :
conf
DOI :
10.1109/ET2ECN.2012.6470064
Filename :
6470064
Link To Document :
بازگشت