DocumentCode :
345097
Title :
Reconfiguration mechanism for an IP block based interconnection
Author :
Kuusilinna, Kimmo ; Liimatainen, Pasi ; Hämäläinen, Timo ; Saarinen, Jukka
Author_Institution :
Signal Process. Lab., Tampere Univ. of Technol., Finland
Volume :
1
fYear :
1999
fDate :
1999
Firstpage :
42
Abstract :
This paper presents a reconfiguration mechanism for an on-chip interconnection scheme called Heterogeneous IP Block Interconnection (HIBI). Required memory structures and logical signal operations for the different configurations are explained. The possible applications for this kind of reconfiguration are discussed, including ways to enhance system performance, ease of design re-use, low power designs and fault tolerance. An overview of HIBI is given as a background information for the reader. The HIBI architecture is designed to exploit VHDL synthesis but the concept could conceivably be transferred to any synthesis environment
Keywords :
fault tolerance; hardware description languages; multiprocessor interconnection networks; reconfigurable architectures; IP block based interconnection; VHDL synthesis; design re-use; fault tolerance; logical signal operations; low power designs; memory structures; on-chip interconnection; reconfiguration mechanism; Clocks; Data communication; Energy consumption; Intellectual property; Laboratories; Multiprocessor interconnection networks; Network synthesis; Protocols; Routing; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
EUROMICRO Conference, 1999. Proceedings. 25th
Conference_Location :
Milan
ISSN :
1089-6503
Print_ISBN :
0-7695-0321-7
Type :
conf
DOI :
10.1109/EURMIC.1999.794443
Filename :
794443
Link To Document :
بازگشت