DocumentCode :
3451163
Title :
RISC approach to design of fuzzy processor architecture
Author :
Watanabe, Hiroyuki
Author_Institution :
Dept. of Comput. Sci., North Carolina Univ., Chapel Hill, NC, USA
fYear :
1992
fDate :
8-12 Mar 1992
Firstpage :
431
Lastpage :
441
Abstract :
An attempt is made to design a fuzzy information processor as an application-specific processor using a quantitative approach. The approach was developed by reduced instruction set computer (RISC) architecture designers. The basic architecture proposed consists of a RISC as a core processor with special hardware functional units for fuzzy-logic-related operations. Fuzzy-related functional units should be either integrated into a core or placed as a coprocessor. In particular, the following two issues are considered: an instruction set for fuzzy information processing; and vector instruction for fuzzy theoretic operations
Keywords :
fuzzy logic; reduced instruction set computing; RISC; application-specific processor; fuzzy processor architecture; processor architecture design; Application specific processors; Computer aided instruction; Computer architecture; Coprocessors; Fuzzy control; Fuzzy logic; Fuzzy set theory; Fuzzy sets; Hardware; Information processing; Process design; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Fuzzy Systems, 1992., IEEE International Conference on
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0236-2
Type :
conf
DOI :
10.1109/FUZZY.1992.258654
Filename :
258654
Link To Document :
بازگشت