Title :
VHDL description and high-level synthesis of an ATM layer circuit
Author :
Lange, Walter ; Rosenstiel, Wolfgang
Author_Institution :
Lehrstuhl fur Tech. Inf., Tubingen Univ., Germany
Abstract :
In order to manage the higher complexity of VLSI chips and to reach shorter design cycles, the design effort becomes increasingly focused on higher levels of abstraction. We describe the design and the modeling of a high speed telecommunication circuit, an ATM Switch Controller (ASC) using a behavioral VHDL description. The VHDL description is simulated and synthesized with a commercially available High-Level Synthesis (HLS) tool. Advantages of this design method are discussed and the results of the synthesis are presented
Keywords :
VLSI; asynchronous transfer mode; computational complexity; hardware description languages; high level synthesis; ATM Switch Controller; ATM layer circuit; VHDL description; VLSI chips; commercially available high-level synthesis tool; high speed telecommunication circuit; high-level synthesis; higher complexity; Asynchronous transfer mode; Circuit simulation; Circuit synthesis; Design methodology; High level synthesis; Switches; Switching circuits; Telecommunication control; Telecommunication switching; Very large scale integration;
Conference_Titel :
EUROMICRO Conference, 1999. Proceedings. 25th
Conference_Location :
Milan
Print_ISBN :
0-7695-0321-7
DOI :
10.1109/EURMIC.1999.794520