DocumentCode :
3454199
Title :
Multiprocessor FPGA implementation of a 2D digital filter
Author :
Tsuei, Danny Teng-Hsiang ; Dabbagh, Mohamed-Yahia ; Sachdev, Manoj
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Waterloo, Waterloo, ON, Canada
fYear :
2011
fDate :
8-11 May 2011
Abstract :
High performance implementation of 2D digital filters are highly desired in many applications for real-time processing. In this paper, a multiprocessor realization of a 2D denominator separable digital filter is implemented in Altera Stratix III FPGA. The implementation achieves a data throughput equivalent to one multiplication and two additions, plus one clock cycle. It has been found that the maximum operating frequency of the implementation decreases with an increase in the order of the filter due to mainly the interconnect delay.
Keywords :
digital filters; field programmable gate arrays; 2D denominator separable digital filter; Altera Stratix III FPGA; interconnect delay; multiprocessor FPGA implementation; Adders; Clocks; Delay; Field programmable gate arrays; Hardware; Pipelines; Throughput; Digital filters; Digital signal processors; Field programmable gate arrays; Parallel processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering (CCECE), 2011 24th Canadian Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
0840-7789
Print_ISBN :
978-1-4244-9788-1
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2011.6030528
Filename :
6030528
Link To Document :
بازگشت