Title :
Promote access speed of DRAM memory in net processor (NP) filed
Author :
Jixian, Zhang ; Jianming, Liao
Author_Institution :
Coll. of Comput. Sci. & Eng., Univ. of Electron. Sci. & Technol. of China, China
Abstract :
Packet buffer allocate typically implemented using DRAM, which provides plentiful buffering at a reasonable cost. The problem we address is that a typical NP workload may be unable to utilize the peak DRAM bandwidth. Since the bandwidth of the packet buffer is often the bottleneck in the performance of a shared-memory packet switch. In this paper, we propose some ways to enhance average-case DRAM bandwidth. In modern DRAM, successive accesses falling within the same DRAM row are significantly faster than those falling across rows. If accesses to DRAM can be generated differently or reordered to take advantage of fast same-row accesses, peak DRAM bandwidth can be approached. This is the main point of this paper - row locality.
Keywords :
DRAM chips; buffer storage; microprocessor chips; packet switching; DRAM memory; NP workload; net processor; packet buffer allocation; shared-memory packet switch; Bandwidth; Computer science; Costs; Delay; Educational institutions; Engines; Packet switching; Piecewise linear techniques; Random access memory; Switches;
Conference_Titel :
Embedded Software and Systems, 2005. Second International Conference on
Print_ISBN :
0-7695-2512-1
DOI :
10.1109/ICESS.2005.79