DocumentCode :
3454982
Title :
Behavior model for comparator-based switched-capacitor SDM with relaxed DEM timing
Author :
Chao, I-Jen ; Hsu, Chung-Lun ; Liu, Bin-Da ; Huang, Chun-Yueh ; Chang, Soon-Jyh
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2010
fDate :
21-23 June 2010
Firstpage :
495
Lastpage :
498
Abstract :
This paper proposes a behavior model for comparator-based switched-capacitor (CBSC) circuits by using SIMULINK platform. In this model, the maximum available time is compared with the charge transfer time required in the CBSC circuit to identify whether the currents chosen are suitable or not. The model is efficient to determine the values of the coarse charging current and the fine charging current required for CBSC circuits in a sigma-delta modulator (SDM). To verify the behavior model, a 3rd order SDM which still retains a half of the clock cycle for quantization and dynamic element matching (DEM) is proposed and simulated. The simulation result shows that the value of SNDR achieves 82.23 dB when the sampling rate is 100 MS/s (OSR =16).
Keywords :
comparators (circuits); sigma-delta modulation; switched capacitor networks; 3rd order SDM; SIMULINK platform; behavior model; charge transfer time; clock cycle; comparator-based switched-capacitor SDM; dynamic element matching; quantization; relaxed DEM timing; Chaos; Charge transfer; Circuit simulation; Clocks; Electronic mail; Quantization; Switched capacitor circuits; Switching circuits; Timing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Circuits and Systems (ICGCS), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6876-8
Electronic_ISBN :
978-1-4244-6877-5
Type :
conf
DOI :
10.1109/ICGCS.2010.5543011
Filename :
5543011
Link To Document :
بازگشت