Title :
Process optimization for a high gate trench MOS to minimize threshold voltage variation
Author :
Shan, Zhongfei ; Wang, Guoxing ; Zhu, Yongxin ; Rong, Guoguang
Author_Institution :
Sch. of Microelectron., Shanghai Jiao Tong Univ., Shanghai, China
Abstract :
Trench MOS devices are widely used in power applications. A novel high gate trench MOS design has the advantages of smaller gate resistance, faster switching, and lower power consumption. However, its low yield has hindered its mass production and application. In this work, we carried out in-depth analysis of the process flow in actual fab and found out the origin of the yield problem to be the electrostatic charge accumulation in the well region generated by friction during photoresist development step. The charges can affect the well doping concentration and in turn the threshold voltage of the MOS devices. Different approaches were proposed to solve the problem, among which rinse time reduction was found to be the most effective one at a low cost.. The process yield in HHNEC Fab2 in Shanghai was successfully raised up from below 60% to at least 98%. The research work would help facilitate the mass production and wide application of the novel high gate trench MOS.
Keywords :
circuit optimisation; photoresists; power MOSFET; doping concentration; electrostatic charge accumulation; gate resistance; high gate trench MOS device process optimization; in-depth analysis; low power consumption; mass production; photoresist; threshold voltage variation minimisation; Chemicals; Doping; Electrostatics; Energy consumption; Lithography; MOS devices; Manufacturing; Mass production; Resists; Threshold voltage; TBMOS; electrostatic charge; rinse time; yield;
Conference_Titel :
Green Circuits and Systems (ICGCS), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6876-8
Electronic_ISBN :
978-1-4244-6877-5
DOI :
10.1109/ICGCS.2010.5543014