Title :
Full-adder circuit design based on all-spin logic device
Author :
Qi An ; Li Su ; Klein, Jacques-Olivier ; Le Beux, Sebastien ; O´Connor, Ian ; Weisheng Zhao
Author_Institution :
Inst. d´Electron. Fondamentale, Univ. Paris-Sud, Orsay, France
Abstract :
Limiting or reducing the power consumption of the digital circuits for calculation is now the main concern in nanoelectronic domain. For this purpose, spintronic devices are proposed to combine or even replace complementary metal-oxide semiconductor (CMOS) technology for the implementation of integrated circuits. One of the most promising solutions is all spin logic (ASL) device, due to a low power consumption, high switching speed and the compatibility with CMOS. In this paper, we propose a one-bit full-adder and a multi-bits adder circuits relying on ASL devices. The performances of the circuits are evaluated with transient simulation using a compact model of ASL devices developed in Cadence. Finally, ASL device parameters are explored for optimization.
Keywords :
CMOS logic circuits; adders; logic design; logic devices; magnetoelectronics; CMOS technology; all-spin logic device; digital circuits; full-adder circuit design; multi-bits adder circuits; spintronic devices; Decision support systems; Nanoscale devices; all spin logic; design method; full-adder; spintronics;
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2015 IEEE/ACM International Symposium on
Conference_Location :
Boston, MA
DOI :
10.1109/NANOARCH.2015.7180606