DocumentCode :
3455467
Title :
Architecting connectivity for fine-grained 3-D vertically integrated circuits
Author :
Khasanvis, Santosh ; Rahman, Mostafizur ; Li, Mingyu ; Jiajun Shi ; Moritz, Csaba Andras
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts Amherst, Amherst, MA, USA
fYear :
2015
fDate :
8-10 July 2015
Firstpage :
175
Lastpage :
180
Abstract :
Conventional CMOS technology is reaching fundamental scaling limits, and interconnection bottleneck is dominating IC power and performance. Migrating to 3-D integrated circuits, though promising, has eluded us due to inherent customization and manufacturing requirements in CMOS that are incompatible with 3-D organization. Skybridge, a fine-grained 3-D IC fabric technology was recently proposed towards this aim, which offers a paradigm shift in technology scaling and design. In this paper we present specifically architected core Skybridge structures to enable fine-grained connectivity in 3-D intrinsically. We develop predictive models for interconnect length distribution for Skybridge, and use them to quantify the benefits in terms of expected reduction in interconnect lengths and repeater counts when compared to 2-D CMOS in 16nm node. Our estimation indicates up to 10x reduction in longest global interconnect length vs. 16nm 2-D CMOS, and up to 2 orders of magnitude reduction in the number of repeaters for a design consisting of 10 million logic gates. These results show great promise in alleviating interconnect bottleneck due to a higher degree of connectivity in 3-D, leading to shorter global interconnects and reduced power and area overhead due to repeater insertion.
Keywords :
integrated circuit design; integrated circuit interconnections; three-dimensional integrated circuits; Skybridge structure; connectivity architecture; fine grained 3D vertically integrated circuits; fine grained connectivity; fine-grained 3D IC; CMOS integrated circuits; Delays; Integrated circuit interconnections; Logic gates; Nanowires; Repeaters; Routing; 3D Integration; Connectivity bottleneck; Interconnect distribution; Skybridge; Vertical integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanoscale Architectures (NANOARCH), 2015 IEEE/ACM International Symposium on
Conference_Location :
Boston, MA
Type :
conf
DOI :
10.1109/NANOARCH.2015.7180608
Filename :
7180608
Link To Document :
بازگشت