Title :
Defect-oriented testing of analogue and mixed signal ICs
Author :
Santos, M.B. ; Gonçalves, F.M. ; Ohletz, M. ; Teixeira, J.P.
Author_Institution :
IST, INESC, Lisbon, Portugal
Abstract :
The high costs of testing analogue and mixed-signal Integrated Circuits (ICs) are driving a large research effort on test preparation in the IC design environment. In this paper, we highlight the usefulness of using a Defect-Oriented (DO) approach for test preparation, in order to generate and validate low-cost, high-quality tests. DO fault modeling is carried out using an Inductive Fault Analysis (IFA) strategy. Analogue fault simulation feasibility is analyzed. Analog Test Stimuli (ATS) generation for mixed-signal ICs is performed using digital BIST test hardware, available on-chip. A DO test environment and tools are presented. Simulation results are described, showing also how layout-driven Design-For-Testability (DFT) can enhance product quality and reliability, while cutting test costs
Keywords :
analogue integrated circuits; built-in self test; design for testability; fault simulation; integrated circuit testing; mixed analogue-digital integrated circuits; analog test stimuli; analogue IC; analogue fault simulation; defect-oriented testing; design-for-testability; digital BIST testing; fault modeling; inductive fault analysis; mixed signal IC; Analog integrated circuits; Analytical models; Built-in self-test; Circuit faults; Circuit testing; Costs; Hardware; Integrated circuit testing; Mixed analog digital integrated circuits; Performance evaluation;
Conference_Titel :
Electronics, Circuits and Systems, 1998 IEEE International Conference on
Conference_Location :
Lisboa
Print_ISBN :
0-7803-5008-1
DOI :
10.1109/ICECS.1998.814913