DocumentCode :
3456122
Title :
A clock-controlled self-stabilized voltage technique with high dynamic power reduction for portable multimedia applications
Author :
Chien, Cheng-An ; Cheng, Ching-Hwa ; Guo, Jiun-In
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Chung-Cheng Univ., Chiayi, Taiwan
fYear :
2010
fDate :
21-23 June 2010
Firstpage :
207
Lastpage :
210
Abstract :
This paper proposes a clock-controlled self-stabilized voltage (CKVdd) technique to greatly reduce dynamic power consumption for portable multimedia applications. A normal CMOS circuit shows that dynamic power consumption increases proportionally to the clock frequency. CKVdd results in a lower-than-usual frequency dependency in dynamic power consumption. The proposed technique has been implemented in a multiple standard video decoder supporting JPEG, MPEG-1/2/4, and H.264 video decoding, which yields about 41% and 73% of power consumption as compared to the static CMOS implementation at 125MHz and 25MHz, respectively.
Keywords :
CMOS integrated circuits; clocks; integrated circuit design; low-power electronics; multimedia communication; power consumption; video coding; voltage regulators; H.264 video decoding; JPEG; MPEG-1/2/4; clock controlled selfstabilized voltage technique; clock frequency; dynamic power consumption; high dynamic power reduction; portable multimedia applications; static CMOS circuit; Application software; Circuits; Clocks; Decoding; Energy consumption; Frequency; Power supplies; Pulsed power supplies; Resistors; Voltage; Low voltage design; low power multimedia;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Circuits and Systems (ICGCS), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6876-8
Electronic_ISBN :
978-1-4244-6877-5
Type :
conf
DOI :
10.1109/ICGCS.2010.5543068
Filename :
5543068
Link To Document :
بازگشت