DocumentCode :
3456375
Title :
Design of variable fractional delay filter using interlaced sampling scheme
Author :
Tseng, Chien-Cheng ; Lee, Su-Ling
Author_Institution :
Dept. of Comput. & Commun. Eng., Nat. Kaohsiung First Univ. of Sci. & Tech., Kaohsiung, Taiwan
fYear :
2010
fDate :
21-23 June 2010
Firstpage :
142
Lastpage :
147
Abstract :
In this paper, the design of variable fractional delay filter using interlaced sampling method is presented. First, the conventional design based on Shannon sampling method is reviewed briefly. This method has an irreducible error in high frequency region. To reduce this unwanted error, the design method based on interlaced sampling scheme is then proposed. The weighted least squares (WLS) approach is used to obtain the optimal filter coefficients by minimizing the errors between ideal and actual responses. Finally, numerical examples are demonstrated to show that the proposed method has smaller design error than conventional method using Shannon sampling scheme.
Keywords :
delay filters; filtering theory; least squares approximations; signal sampling; Shannon sampling; interlaced sampling; variable fractional delay filter; weighted least squares method; Band pass filters; Delay; Design methodology; Digital filters; Finite impulse response filter; Frequency response; IIR filters; Least squares methods; Sampling methods; Signal sampling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Circuits and Systems (ICGCS), 2010 International Conference on
Conference_Location :
Shanghai
Print_ISBN :
978-1-4244-6876-8
Electronic_ISBN :
978-1-4244-6877-5
Type :
conf
DOI :
10.1109/ICGCS.2010.5543080
Filename :
5543080
Link To Document :
بازگشت