DocumentCode :
3459258
Title :
L1 Cache Filtering Through Random Selection of Memory References
Author :
Etsion, Yoav ; Feitelson, Dror G.
Author_Institution :
Hebrew Univ. of Jerusalem, Jerusalem
fYear :
2007
fDate :
15-19 Sept. 2007
Firstpage :
235
Lastpage :
244
Abstract :
Distinguishing transient blocks from frequently used blocks enables servicing references to transient blocks from a small fully-associative auxiliary cache structure. By inserting only frequently used blocks into the main cache structure, we can reduce the number of conflict misses, thus achieving higher performance and allowing the use of direct mapped caches which offer lower power consumption and lower access latencies. We suggest using a simple probabilistic filtering mechanism based on random sampling to identify and select the frequently used blocks. Furthermore, by using a small direct-mapped lookup table to cache the most recently accessed blocks in the auxiliary cache, we eliminate the vast majority of the costly fully-associative lookups. Finally, we show that a 16K direct-mapped LI cache, augmented with a fully-associative 2K filter, achieves on average over 10% more instructions per cycle than a regular 16 K, 4-way set-associative cache, and even ~5% more IPC than a 32 K, 4-way cache, while consuming 70%-80% less dynamic power than either of them.
Keywords :
cache storage; sampling methods; table lookup; direct-mapped L1 cache filter; random sampling; small direct-mapped lookup table; Bridges; Computer science; Delay; Energy consumption; Filtering; Filters; Parallel architectures; Sampling methods; System performance; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architecture and Compilation Techniques, 2007. PACT 2007. 16th International Conference on
Conference_Location :
Brasov
ISSN :
1089-795X
Print_ISBN :
978-0-7695-2944-8
Type :
conf
DOI :
10.1109/PACT.2007.4336215
Filename :
4336215
Link To Document :
بازگشت