Title :
Digital current mode control architecture with improved performance for DC-DC converters
Author :
Li, Jian ; Lee, Fred C.
Author_Institution :
Bradley Dept. of Electr. & Comput. Eng., Virginia Polytech. Inst. & State Univ., Blacksburg, VA
Abstract :
Designing a low cost, high performance digital controller is still a challenging work in the power electronics field. One of the keys to address this issue is to select the suitable digital control architecture. At present, voltage mode control architecture is widely used in the digital controller IC. But the unpredicted limit cycle due to the nonlinearity of ADC and DPWM is one of major issues in this architecture. This paper introduces a digital current mode control architecture which can well limit the oscillation amplitude, so that it can greatly reduce the design challenge for the digital controller IC by getting rid of the high resolution DPWM. Moreover, proposed adaptive ramp design can further improve system performance. Simulation and experiment results are presented to verify proposed ideas.
Keywords :
DC-DC power convertors; control system synthesis; digital control; electric current control; voltage control; DC-DC converters; adaptive ramp design; digital current mode control; power electronics; voltage mode control; Communication system control; Computer architecture; Control systems; Costs; DC-DC power converters; Digital control; Digital integrated circuits; Limit-cycles; Power electronics; Voltage control;
Conference_Titel :
Applied Power Electronics Conference and Exposition, 2008. APEC 2008. Twenty-Third Annual IEEE
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4244-1873-2
Electronic_ISBN :
1048-2334
DOI :
10.1109/APEC.2008.4522857