DocumentCode :
3459916
Title :
Power-Aware Compiler Controllable Chip Multiprocessor
Author :
Shikano, Hiroaki ; Shirako, Jun ; Wada, Yasutaka ; Kimura, Keiji ; Kasahara, Hironori
Author_Institution :
Waseda Univ., Tokyo
fYear :
2007
fDate :
15-19 Sept. 2007
Firstpage :
427
Lastpage :
427
Abstract :
Chip multi-processors (CMP) have attracted much attention since they achieve higher performance not by raising operating frequency but by utilizing a number of transistors in parallel. However, simply increasing the number of processor elements (PE) will result in raising power consumption. This work presents a power-aware compiler controllable heterogeneous CMP and its performance and power evaluation with the OSCAR (optimally scheduled advanced multiprocessor) parallelizing compiler (K. Ishizaka et al., 2004).
Keywords :
multiprocessing systems; parallelising compilers; power aware computing; controllable chip multiprocessor; optimally scheduled advanced multiprocessor; parallelizing compiler; power evaluation; power-aware compiler; processor elements; transistors; Clocks; Computer science; Digital audio players; Encoding; Energy consumption; Frequency; Multiprocessor interconnection networks; Parallel processing; Registers; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architecture and Compilation Techniques, 2007. PACT 2007. 16th International Conference on
Conference_Location :
Brasov
ISSN :
1089-795X
Print_ISBN :
978-0-7695-2944-8
Type :
conf
DOI :
10.1109/PACT.2007.4336255
Filename :
4336255
Link To Document :
بازگشت