DocumentCode :
3461016
Title :
Optimised Application Specific Architecture Generation and Mapping Approach for Heterogeneous 3D Networks-on-Chip
Author :
Agyeman, Michael Opoku ; Ahmadinia, Ali
Author_Institution :
Sch. of Eng. & Built Environ., Glasgow Caledonian Univ., Glasgow, UK
fYear :
2013
fDate :
3-5 Dec. 2013
Firstpage :
794
Lastpage :
801
Abstract :
Heterogeneous architectures have emerged to combine 2D routers and 3D routers in NoCs producing 3D NoCs with lower area and power consumption while maintaining the performance of homogeneous 3D NoCs. An efficient application mapping on heterogeneous 3D NoCs can be complex. However, application mapping has a great impact on the performance, reliability and energy consumption of NoCs. This paper presents an energy and reliability aware multi-application mapping algorithm for heterogeneous 3D NoCs. The algorithm has been evaluated and compared with existing mapping algorithms including heuristics (CastNet, Onyx and Nmap), semi-exhaustive (Branch-and-Bound) and random mapping techniques with various realistic traffic patterns. Experimental results show NoCs mapped with the proposed algorithm have lower energy consumption and significant reduction in packet delays compared to the existing algorithms.
Keywords :
network-on-chip; tree searching; 2D routers; 3D routers; CastNet; Nmap; Onyx; branch-and-bound; heterogeneous 3D networks-on-chip; mapping approach; multiapplication mapping algorithm; optimised application specific architecture generation; packet delays; power consumption; Bandwidth; Clustering algorithms; Delays; Energy consumption; Reliability; Three-dimensional displays; Tiles; 3D Integration; Multi-core architectures; Networks-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Science and Engineering (CSE), 2013 IEEE 16th International Conference on
Conference_Location :
Sydney, NSW
Type :
conf
DOI :
10.1109/CSE.2013.121
Filename :
6755301
Link To Document :
بازگشت