Title :
Planar and multiple-gate transistors with silicon-carbon source/drain
Author_Institution :
Dept. of Electr. & Comput. Eng., National Univ. of Singapore
Abstract :
We explore technology options for the enhancement of electron mobility in n-FETs, focusing on channel strain engineering using lattice-mismatched source/drain (S/D) materials. By employing silicon-carbon (Si1-yCy) in the S/D regions, lateral tensile strain in the Si channel is induced for electron mobility and drive current IDsat improvement. Further performance enhancement is achieved by the combination of multiple-stressors, e.g. Si1-yCy S/D and silicon nitride SiN liner stressor. This is demonstrated on bulk planar transistors, silicon-on-insulator planar transistors, and multiple-gate transistors. Process integration issues and strain enhancement approaches are discussed
Keywords :
MOSFET; electron mobility; field effect transistors; silicon-on-insulator; bulk planar transistors; channel strain engineering; electron mobility; lateral tensile strain; lattice-mismatched source/drain materials; liner stressor; multiple-gate transistors; n-FET; silicon-carbon source/drain; silicon-on-insulator planar transistors; strain enhancement; Capacitive sensors; Electron mobility; Electronic mail; Epitaxial growth; Etching; Lattices; Silicon carbide; Silicon compounds; Substrates; Tensile strain;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306050