Title :
A shared-bitline SRAM cell architecture for 1-V ultra low-power word-bit configurable macrocells
Author :
Morimura, Hiroki ; Shigematsu, Satoshi ; Konaka, Shinsuke
Author_Institution :
NTT Lifestyle & Environ. Technol. Lab., Kanagawa, Japan
Abstract :
1-V ultra low-power SRAM circuit techniques are described for word-bit configurable memory macrocells. A shared bitline SRAM cell architecture with modified address assignment is proposed to reduce wasted memory-cell current to zero while suppressing the area penalty. For the new SRAM cell design, we devise a multiplexer-merged charge-transfer amplifier for high-sensitivity read operation and a bitline precharge scheme with an equalizing line for high-speed write-recovery operation. A 1 V operating 64 kb (2 kw/spl times/16 b/spl times/2) test chip was designed using a 0.35 /spl mu/m multithreshold-voltage CMOS (MTCMOS) logic process. The simulated power dissipation is 1/4 (486 /spl mu/W) that of the conventional 1-V word-bit configurable SRAM macrocell with a 13% area increase.
Keywords :
CMOS memory circuits; SRAM chips; cellular arrays; low-power electronics; memory architecture; 0.35 micron; 1 V; 486 muW; 64 kbit; bitline precharge scheme; equalizing line; high-sensitivity read operation; high-speed write-recovery operation; memory macrocells; modified address assignment; multiplexer-merged charge-transfer amplifier; multithreshold-voltage CMOS logic process; shared-bitline SRAM cell architecture; ultra low-power macrocells; word-bit configurable macrocells; CMOS process; Circuits; Costs; Logic testing; Macrocell networks; Multiplexing; Operational amplifiers; Power dissipation; Random access memory; Voltage;
Conference_Titel :
Low Power Electronics and Design, 1999. Proceedings. 1999 International Symposium on
Conference_Location :
San Diego, CA, USA
Print_ISBN :
1-58113-133-X