DocumentCode :
3462955
Title :
A 3-to-10GHz 14-Band CMOS Frequency Synthesizer with Spurs Reduction for MB-OFDM UWB System
Author :
Lu, Tai-You ; Chen, Wei-Zen
Author_Institution :
Nat. ChiaoTung Univ., Hsinchu
fYear :
2008
fDate :
3-7 Feb. 2008
Firstpage :
126
Lastpage :
601
Abstract :
In contrast to the prior arts, this paper proposes a 14-band CMOS I/Q frequency synthesizer based on a single-PLL architecture. With proper frequency planning, only divide-by-2 dividers are needed in the feedback path of the PLL. Thus, more precise in- phase and quadrature phase sub-harmonics can be derived from the divider chain for SSB frequency mixing. On the other hand, the number of mixer stages in cascade is reduced to 2 for full- band carrier generation. Using a sub-harmonic I/Q calibration, the image spurs are suppressed below -45dBc and more than 33dB SFDR is achieved for the full band generation.
Keywords :
CMOS integrated circuits; frequency division multiplexing; frequency synthesizers; phase locked loops; ultra wideband communication; 14-Band CMOS frequency synthesizer; 14-band CMOS I/Q frequency synthesizer; MB-OFDM UWB system; SSB frequency mixing; divide-by-2 dividers; frequency 3 GHz to 10 GHz; frequency planning; in-phase subharmonics; quadrature phase subharmonics; single-PLL architecture; spurs reduction; Amplitude modulation; Calibration; Clocks; Feedback; Frequency conversion; Frequency synthesizers; Mixers; Multiplexing; Phase locked loops; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
Type :
conf
DOI :
10.1109/ISSCC.2008.4523089
Filename :
4523089
Link To Document :
بازگشت