Title :
A methodology for power efficient partitioning of data-dominated algorithm specifications within performance constraints
Author :
Masselos, K. ; Danckaert, K. ; Catthoor, F. ; Goutis, C.E. ; DeMan, H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Patras Univ., Greece
Abstract :
A methodology for power efficient partitioning of real-time data-dominated system specifications is presented. The proposed methodology aims at reducing the memory requirements in realizations of such applications by applying extensive code transformations in the initial system specification before partitioning over processors. This reorganization basically aligns the data production and consumption between the different procedures of the initial specification thus reducing the memory size requirements (and the resulting power) of the system´s realizations especially those in the interfaces between different processors. The main novel contribution is that performance issues are explicitly taken into account during power oriented system-level transformations. The proposed methodology can be applied both in a parallel (programmable) processor context and also in heterogeneous hardware-software architectures.
Keywords :
embedded systems; hardware-software codesign; logic partitioning; low-power electronics; performance evaluation; code transformations; data production; data-dominated algorithm specifications; heterogeneous hardware-software architectures; initial system specification; memory requirements; memory size requirements; performance constraints; power efficient partitioning; power oriented system-level transformations; programmable processor context; Algorithm design and analysis; Context; Costs; Energy consumption; Laboratories; Load management; Partitioning algorithms; Production systems; Real time systems; Very large scale integration;
Conference_Titel :
Low Power Electronics and Design, 1999. Proceedings. 1999 International Symposium on
Conference_Location :
San Diego, CA, USA
Print_ISBN :
1-58113-133-X