DocumentCode :
3463301
Title :
An efficient digital FIR filter design for 64 QAM
Author :
Chorevas, A. ; Reisis, D. ; Metaxakis, E.
Author_Institution :
Dept. of Phys., Athens Univ., Greece
Volume :
2
fYear :
1996
fDate :
13-16 Oct 1996
Firstpage :
900
Abstract :
Digital FIR filters show an efficient performance/area ratio only when operating at input/output rates of less than 6 M samples/sec with limited accuracy and limited number of stages (taps). This work presents FIR computation techniques that lead to efficient implementations with respect to area, accuracy and speed of calculations. These techniques utilise parallelism and pipelining both in word and bit level to achieve high speed, expandability with respect to the number of stages and low cost solutions for incrementing accuracy. Further, it presents realisations of these implementation techniques using FPGAs. These can be placed between the mapper and the sin/cos-generator in a 64-QAM modulator working at rates of 240 Mbits/sec
Keywords :
FIR filters; digital filters; field programmable gate arrays; modulators; pipeline processing; quadrature amplitude modulation; 240 Mbit/s; 64-QAM modulator; FIR computation techniques; FPGAs; digital FIR filter design; parallelism; pipelining; Costs; Digital filters; Field programmable gate arrays; Finite impulse response filter; Modems; Parallel processing; Pipeline processing; Quadrature amplitude modulation; Signal generators; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems, 1996. ICECS '96., Proceedings of the Third IEEE International Conference on
Conference_Location :
Rodos
Print_ISBN :
0-7803-3650-X
Type :
conf
DOI :
10.1109/ICECS.1996.584530
Filename :
584530
Link To Document :
بازگشت