Title :
Leakage current characteristics of footed dual Vt dominos in nanometer CMOS technologies
Author :
Guo, Bao-Zeng ; Gong, Na ; Wang, Jin-Hui
Author_Institution :
Coll. of Electron. & Informational Eng., Hebei Univ., Baoding
Abstract :
A new method is proposed that uses a combined approach of inputs state assignment and clock signal assignment for idle footed dual Vt dominos at two typical die temperatures in nanometer CMOS technologies. Simulations based on 45nm BSIM4 models show that the previously CHIH state (the clock signal and inputs are all high) is only effective to suppress the leakage current of footed dual Vt dominos at high temperature excluding the high fan-in wide gates for the gate leakage current produced by the footer NMOS. For the high fan-in footed dominos at high temperature and all types footed dominos at room temperature, the CLIH (the clock signal is low and inputs are high) and CLIL (the clock signal and inputs are all low) states are preferable to reduce the leakage current. Further, the influence of the process parameter variations on the leakage current characteristics of the footed dual Vt dominos is also evaluated
Keywords :
CMOS integrated circuits; integrated circuit modelling; leakage currents; nanotechnology; 45 nm; BSIM4 models; CHIH state; CLIL states; clock signal assignment; footed dual threshold voltage dominos; footer NMOS; gate leakage current; high fan-in footed dominos; inputs state assignment; leakage current characteristics; nanometer CMOS technologies; CMOS technology; Circuits; Clocks; Educational institutions; Leakage current; MOS devices; MOSFETs; Temperature; Threshold voltage; Very large scale integration;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306179