DocumentCode :
3463733
Title :
Low power and hardware efficient decimation filter
Author :
Abed, Khalid H. ; Nerurkar, Shailesh B.
Author_Institution :
Dept. of Electr. Eng., Wright State Univ., Dayton, OH, USA
Volume :
1
fYear :
2003
fDate :
20-20 March 2003
Firstpage :
454
Abstract :
This paper presents a novel implementation of low power and hardware efficient digital decimation filter. We use multi-stage multi-rate signal processing to design and implement poly-phase half-band FIR filters and a band-pass IIR filter. The band-pass IIR filter is realized by cascading six second order all-pass filters. The decimation filter is designed and simulated using Simulink, DSP blockset and Matlab. The hardware realization of the decimation filter is obtained using FPGA Xilinx technology. The resulting decimation filter has a power reduction of 42% and a hardware saving of 61% compared to conventional decimation filters.
Keywords :
FIR filters; IIR filters; all-pass filters; band-pass filters; circuit simulation; field programmable gate arrays; signal processing; DSP blockset; FPGA Xilinx technology; Matlab; Simulink; all-pass filters; band-pass IIR filter; decimation filter; digital-signal-processing; field programmable gate array; hardware efficient filter; low power filter; multirate signal processing; multistage signal processing; poly-phase half-band FIR filters; power reduction; Band pass filters; Digital filters; Digital signal processing; Field programmable gate arrays; Finite impulse response filter; Hardware; IIR filters; Process design; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications and Networking, 2003. WCNC 2003. 2003 IEEE
Conference_Location :
New Orleans, LA, USA
ISSN :
1525-3511
Print_ISBN :
0-7803-7700-1
Type :
conf
DOI :
10.1109/WCNC.2003.1200391
Filename :
1200391
Link To Document :
بازگشت