DocumentCode :
3463935
Title :
A 14b 100MS/s Pipelined ADC with a Merged Active S/H and First MDAC
Author :
Lee, Byung-Geun ; Min, Byung-Moo ; Manganaro, Gabriele ; Valvano, Jonathan W.
Author_Institution :
Univ. of Texas, Austin, TX
fYear :
2008
fDate :
3-7 Feb. 2008
Firstpage :
248
Lastpage :
611
Abstract :
The prototype ADC is implemented in 0.18mum dual gate-oxide (DGO) CMOS technology and achieves 72.4dB SNR and 88.5dB SFDR at 100MS/s with a 46MHz input while consuming 230mW from a 3V supply. Recently, power saving has been achieved by removing the explicit active S/H. Instead of removing the S/H, this work solves these drawbacks by merging the active S/H amplifier with the first MDAC (SMDAC). Thus, the ADC achieves low-power operation without sacrificing speed or accuracy.
Keywords :
CMOS integrated circuits; analogue-digital conversion; digital-analogue conversion; low-power electronics; sample and hold circuits; MDAC; dual gate-oxide CMOS technology; frequency 46 MHz; low-power operation; merged active S-H; pipelined ADC; power 230 mW; power saving; size 0.18 mum; voltage 3 V; Capacitors; Clocks; Feedback; Frequency measurement; Linearity; Merging; Pipelines; Sampling methods; Semiconductor device measurement; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
Type :
conf
DOI :
10.1109/ISSCC.2008.4523150
Filename :
4523150
Link To Document :
بازگشت