Title :
A 2.2mW 5b 1.75GS/s Folding Flash ADC in 90nm Digital CMOS
Author :
Verbruggen, Bob ; Craninckx, Jan ; Kuijk, Maarten ; Wambacq, Piet ; Van der Plas, Geert
Author_Institution :
lMEC, Leuven
Abstract :
High-speed low-resolution ADCs are an essential part of receivers for wireless standards such as UWB. These converters have to combine the stringent speed specifications with the demand for low power consumption. Flash architectures are often chosen because they offer the largest speed. However, in this architecture, area and power depend exponentially on the resolution since the comparators are often the largest contributor to the overall power consumption. Folding is a well-known technique used to reduce the number of comparators in an ADC while maintaining high speed. It was previously implemented by generating a number of zero crossings with folding amplifiers, often in combination with interpolation or averaging. In this design, a folding factor of 2 is realized as in but with only dynamic power consumption and without using amplifiers. This reduces the number of comparators from 31 to 16 for a 5b resolution.
Keywords :
CMOS digital integrated circuits; analogue-digital conversion; comparators (circuits); comparators; digital CMOS technique; folding flash ADC; low power consumption; power 2.2 mW; size 90 nm; wireless receivers; wireless standards; CMOS technology; Calibration; Clocks; Energy consumption; Frequency; Inverters; MOS capacitors; Routing; Switches; Voltage;
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
DOI :
10.1109/ISSCC.2008.4523152