DocumentCode :
3464421
Title :
A 125GOPS 583mW Network-on-Chip Based Parallel Processor with Bio-inspired Visual-Attention Engine
Author :
Kim, Kwanho ; Lee, Seungjin ; Kim, Joo-Young ; Kim, Minsu ; Kim, Donghyun ; Woo, Jeong-Ho ; Yoo, Hoi-Jun
Author_Institution :
KAIST, Daejeon
fYear :
2008
fDate :
3-7 Feb. 2008
Firstpage :
308
Lastpage :
615
Abstract :
A network-on-chip (NoC) is applied to achieve extensive communication bandwidth required for parallel computing. A 125 GOPS NoC-based parallel processor with a bio-inspired visual attention engine (VAE) exploits both data and object-level parallelism while dissipating 583 mW by packet-based power management. The use of more PEs, VAE, and low latency NoC enables higher performance and power efficiency over the previous design. NoC-based parallel processor consisting of 12 IPs: a main processor, 8 PE clusters (PECs), VAE, a matching accelerator (MA), and an external interface. The ARMlO-compatible 32b main processor controls the overall system operations. The VAE detects the feature points on the entire image by neural network algorithms like contour extraction. The 8 PECs perform data-intensive image processing applications such as filtering and histogram calculations. The MA accelerates nearest neighbor search to obtain a final recognition result in real-time. The DMA-like external interface distributes automatically the corresponding image data to each PEC to reduce system overhead. Each core is connected to the NoC via a network interface.
Keywords :
edge detection; network-on-chip; neural nets; parallel processing; NoC; VAE detection; communication bandwidth; data parallelism; data-intensive image processing application; network-on-chip based parallel processor; neural network algorithm; object-level parallelism; packet-based power management; parallel computing; power 583 mW; visual-attention engine; Bandwidth; Computer vision; Control systems; Delay; Energy management; Engines; Network-on-a-chip; Neural networks; Parallel processing; Process control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
Type :
conf
DOI :
10.1109/ISSCC.2008.4523180
Filename :
4523180
Link To Document :
بازگشت