Title :
A 3GHz Fractional-N All-Digital PLL with Precise Time-to-Digital Converter Calibration and Mismatch Correction
Author :
Weltin-Wu, Colin ; Temporiti, Enrico ; Baldi, Daniele ; Svelto, Francesco
Author_Institution :
Columbia Univ., Pavia
Abstract :
This work introduces two techniques to ameliorate high-resolution TDC performance: a precise TDC calibration algorithm and a background mismatch correction algorithm. To demonstrate the proposed techniques we have realized a 3GHz fractional synthesizer based on an 8ps resolution TDC in standard 65nm CMOS. The prototype uses a 25MHz reference and consumes 9.5mW excluding test buffers. The bandwidth is programmable from 100kHz to 2MHz, in-band phase noise is -100dBc/Hz and the worst-case in-band spur, after correction, is -45dBc. This is the first prototype with low phase noise, spur suppression and wide-bandwidth known to the authors. Moreover, it is competitive with fractional-N analog PLLs.
Keywords :
CMOS integrated circuits; calibration; convertors; digital phase locked loops; CMOS technology; all-digital phased locked loop; bandwidth 100 kHz to 2 MHz; fractional synthesizer; frequency 25 MHz; frequency 3 GHz; mismatch correction; power 9.5 mW; size 65 nm; spur suppression; time-to-digital converter calibration; Bandwidth; Calibration; Circuit synthesis; Circuit testing; Error correction; Filters; Frequency synthesizers; Phase locked loops; Phase modulation; Phase noise;
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
DOI :
10.1109/ISSCC.2008.4523198