DocumentCode :
3465041
Title :
A 14-bit 20-msamples/s pipelined A/D converter with digital background calibration
Author :
Kinyua, Martin ; Maloberti, Franco ; Gosne, W.
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fYear :
2005
fDate :
10 Oct. 2005
Firstpage :
219
Lastpage :
223
Abstract :
This paper describes a 14-bit 20MSPS switched-capacitor pipelined ADC that employs digital background calibration to correct capacitor mismatch. The calibration concept is amenable to implementation in SOC because it is digital in nature. The calibration concept is demonstrated offline though in principle it can be included on-chip. The calibration can also be performed periodically, thus is inherently able to track the operating conditions of the device. Implementation is in a complimentary bipolar process. The prototype exhibits typical INL of ± 2.0 LSB, DNL of ± 0.4 LSB, SNR of 73 dB and SFDR of 85 dB with a 2 MHz input signal. Analog power is about 500 mW with 5 V supply.
Keywords :
analogue-digital conversion; bipolar transistor circuits; calibration; pipeline processing; switched capacitor networks; system-on-chip; 14 bit; 2 MHz; 5 V; 500 mW; A-D converter; SOC; capacitor mismatch; digital background calibration; switched-capacitor pipelined ADC; system-on-chip; Calibration; Capacitors; Digital signal processing; Dynamic range; Linearity; Logic devices; Pipelines; Switching converters; System-on-a-chip; Thermal management;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Architecture, Circuits and Implementtation of SOCs, 2005. DCAS '05. Proceedings of the 2005 IEEE Dallas/CAS Workshop:
Print_ISBN :
0-7803-9515-8
Type :
conf
DOI :
10.1109/DCAS.2005.1611175
Filename :
1611175
Link To Document :
بازگشت