DocumentCode :
3466444
Title :
A hardware efficient VLSI architecture for FFT processor in OFDM systems
Author :
Wu, Jianming ; Liu, Ke ; Shen, Bo ; Min, Hao
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai
Volume :
1
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
232
Lastpage :
235
Abstract :
This paper presents a hardware efficient FFT implementation architecture using a novel data access scheme for OFDM applications. By conversion of digit-reversed to bit-reversed order addressing, continuous flow FFT processing can be achieved using 2 N-word memories by alternation between natural order and bit-reversed order addressing. An in-place multi-bank memory is adopted to accommodate high-speed applications such as wireless multimedia communications. Also the bank index generation is performed using bit-wise XOR operations instead of conventional modulo-r additions. The scheme supports scalable length FFT computation and achieves conflict-free memory access
Keywords :
OFDM modulation; VLSI; fast Fourier transforms; high-speed integrated circuits; integrated circuit design; microprocessor chips; FFT processor; N-word memories; OFDM system; VLSI architecture; bit-reversed order addressing; bit-wise XOR operations; in-place multibank memory; wireless multimedia communications; Clocks; Digital video broadcasting; Discrete Fourier transforms; Hardware; Memory architecture; OFDM; Pipelines; Throughput; Very large scale integration; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611255
Filename :
1611255
Link To Document :
بازگشت