Title :
Design of low-power double-edge triggered flip-flop
Author :
Chien-Cheng, Yu ; Ping-Yuan, Chin
Author_Institution :
Dept. of Electr. Eng., Hsiuping Inst. of Technol., Ta-Li
Abstract :
A flip-flop is a bistable circuit which stores a selected logical state in response to a clock pulse and one or more data input signals. To reduce the complexity of circuit design, a large proportion of digital circuits are synchronous circuits; that is, they operate based on a clock signal. Among the more popular synchronous digital circuits are edge-triggered flip-flops. In this paper, we proposed a flip-flop which includes an upper data path responsive to the rising edge of the clock signal and a lower data path responsive to the falling edge of the clock signal, thereby allowing data to be stored on both the rising edge and the falling edge of the clock signal. Moreover, a multiplexer is used to provide data output buffering
Keywords :
clocks; flip-flops; logic design; low-power electronics; trigger circuits; bistable circuit; clock signal; digital circuits; double-edge triggered flip-flop; low-power flip-flop; output buffering; synchronous circuits; Bistable circuits; Circuit synthesis; Cities and towns; Clocks; Digital circuits; Flip-flops; Latches; Multiplexing; Pulse circuits; Registers;
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
DOI :
10.1109/ICASIC.2005.1611266