DocumentCode :
3466650
Title :
A 32mW 1.25GS/s 6b 2b/step SAR ADC in 0.13μm CMOS
Author :
Cao, Zhiheng ; Yan, Shouli ; Yunchu Li
Author_Institution :
Univ. of Texas at Austin, Austin, TX
fYear :
2008
fDate :
3-7 Feb. 2008
Firstpage :
542
Lastpage :
634
Abstract :
ADCs with 6b resolution and gigahertz sampling frequency are widely used in serial links, magnetic recording systems and UWB receivers. Flash ADCs have been dominantly used for these applications. This paper presents an ADC that takes advantage of the high-speed digital logic and highly matched small capacitors in deep-submicron digital CMOS processes to achieve similar performance, but with lower power consumption than flash ADCs. Unlike many previously published low-power high-speed ADCs based on time-interleaved SAR, this ADC has only 2 clock-cycle latency (1.6ns at 1.25GS/s) and achieves 6b performance without any digital post-processing or off-line calibration, making it a plug- in replacement for conventional flash ADCs in many applications.
Keywords :
CMOS logic circuits; analogue-digital conversion; 6b resolution; SAR ADC; UWB receivers; clock-cycle latency; deep-submicron digital CMOS process; fash ADC; gigahertz sampling frequency; high-speed digital logic; lower power consumption; magnetic recording systems; power 32 mW; serial links; size 0.13 mum; CMOS logic circuits; CMOS process; Calibration; Capacitors; Clocks; Delay; Energy consumption; Frequency; Magnetic recording; Sampling methods;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 2008. ISSCC 2008. Digest of Technical Papers. IEEE International
Conference_Location :
San Francisco, CA
Print_ISBN :
978-1-4244-2010-0
Electronic_ISBN :
978-1-4244-2011-7
Type :
conf
DOI :
10.1109/ISSCC.2008.4523297
Filename :
4523297
Link To Document :
بازگشت