Title :
Processor design considerations for wireless sensor network
Author :
Xu, Yongjun ; Liu, Lingyi ; Shen, Peifu ; Lv, Tao ; Li, Xiaowei
Author_Institution :
Inst. of Comput. Technol., Chinese Acad. of Sci., Beijing, China
Abstract :
Wireless sensor networks are task-based networks, which have become one of the hottest research and application areas and already enabled numerous embedded wireless applications such as military, environmental monitoring, intelligent building etc. Low power design is an important topic of wireless sensor network. In this paper, a low-power processor (WO-LPP) is presented for WSN. Our processor has 8-bit simple 3-stage pipeline even-driven RISC ISA core with on-chip program flash and internal SRAM. At the same time, on-chip even-based task management, on-chip hardware management and power management scheme are coordinately designed with some general peripheral devices to meet most application environments. An AES (advanced encryption standard) engine is also designed. Application results show the processor is specially optimized for wireless sensor network.
Keywords :
SRAM chips; cryptography; low-power electronics; microprocessor chips; reduced instruction set computing; wireless sensor networks; 8 bit; AES; RISC ISA core; WO-LPP; WSN; advanced encryption standard; internal SRAM; low-power processor; on-chip even-based task management; on-chip hardware management; on-chip program flash; power management scheme; processor design; wireless sensor network; Buildings; Energy management; Environmental management; Intelligent networks; Intelligent sensors; Intelligent structures; Monitoring; Pipelines; Process design; Wireless sensor networks;
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Print_ISBN :
0-7803-9210-8
DOI :
10.1109/ICASIC.2005.1611298