DocumentCode :
3467713
Title :
A voltage level converter circuit design with low power consumption
Author :
Ping-Yuan, Chin ; Chien-Cheng, Yu
Author_Institution :
Dept. of Electr. Eng., Oriental Inst. of Technol., Panchiao
Volume :
1
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
309
Lastpage :
310
Abstract :
A conventional level converter, named the dual cascode voltage switch (DCVS), interposed between gates operating on different supply voltages in a CMOS logic circuit, to prevent the short-circuit current and reduce power consumption. Although the level converter blocks the short-circuit current, it consumes relatively large dynamic power when it carries out a switching operation. If the CMOS logic circuit must have many level converters, the power consumption thereof will increase to nullify the effort of decreasing power consumption by using the two supply voltages VDDL and VDDH. Furthermore, this conventional level converter has relatively large delay because it is rely on a contention between different transistors on the level conversion path (Kuroda et al., 1996). Hence, we proposed an improved circuit to reduce the contention problem so as to achieve high speed and low power consumption. Next, operation of the proposed level converter circuit is explained
Keywords :
CMOS logic circuits; integrated circuit design; low-power electronics; switching convertors; CMOS logic circuit; dual cascode voltage switch; high speed circuit; low power consumption; short-circuit current; voltage level converter circuit design; CMOS logic circuits; Circuit synthesis; Cities and towns; Digital audio players; Energy consumption; Inverters; Power supplies; Signal generators; Switching converters; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611324
Filename :
1611324
Link To Document :
بازگشت