Title :
Optimal routing in the shuffle-exchange networks for multiprocessor systems
Author :
Tan, Xiao-Nan ; Sevcik, Kenneth C. ; Hong, Jia-Wei
Author_Institution :
Courant Inst., New York Univ., NY, USA
Abstract :
The authors propose the shuffle-exchange and exchange-unshuffle network and a combination routing scheme. They prove that combination routing is optimal for s/e&e/u interconnection networks in the sense that it leads to the lowest possible number of cycles through the single-stage for every pair of source and destination addresses. The authors design a systolic algorithm for calculating the parameters for carrying out combination routing. Using standard shuffle-exchange routing, the average network delay can not be less than log N even with various augmented hardware. Simulation experiments on the combination routing show that the average network delays are significantly less than log N
Keywords :
multiprocessor interconnection networks; combination routing scheme; cycles; destination addresses; exchange-unshuffle network; multiprocessor systems; network delay; s/e&e/u interconnection networks; shuffle-exchange networks; single-stage; source; systolic algorithm; Computer architecture; Concurrent computing; Hardware; Intelligent networks; Multiprocessing systems; Multiprocessor interconnection networks; Packet switching; Parallel processing; Routing; Switches;
Conference_Titel :
CompEuro '88. 'Design: Concepts, Methods and Tools'
Conference_Location :
Brussels
Print_ISBN :
0-8186-0834-X
DOI :
10.1109/CMPEUR.1988.4957