Title :
Generation-Recombination-Trapping at Interface Traps In Compact MOS Transistor Modeling
Author :
Sah, Chih-Tang ; Jie, Bin B.
Author_Institution :
Florida Univ., Gainesville , FL
Abstract :
Operation lifetime of logic MOS transistors, endurance of memory MOS transistors, trapping noise in analog and RF MOS transistors, and standby power dissipation in all of these transistors, have their common origin in electron-hole GRT (generation-recombination-trapping) at SiO 2/Si interface traps. Inclusion of GRT in MOS transistor model can be made using the surface-potential approach adopted by the next (second) generation compact model. This paper describes the theoretical analysis of the GRT currents in the long-wide-channel MOS transistor model to serve as the baseline for compact modeling
Keywords :
MOSFET; interface states; semiconductor device models; MOS transistor model; RF MOS transistors; SiO2-Si; analog MOS transistors; compact MOS transistor modeling; electron-hole generation-recombination-trapping; interface traps; logic MOS transistors; memory MOS transistors; operation lifetime; standby power dissipation; trapping noise; Character generation; DC generators; Electric potential; Electron traps; Leakage current; MOSFETs; Mathematical model; Power generation; Standby generators; Voltage;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306098