DocumentCode :
3469550
Title :
The implementation method about verifying to VLIW DSP
Author :
Ding, Xie ; He, Hu ; Zhang, Yanjun ; Sun, Yihe ; Yu, Yongkang
Volume :
2
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
704
Lastpage :
708
Abstract :
Microprocessor cores are a big challenge in the verification field because of their complexity and specific applications. Simulation-based test vector generator muGP can generate test set more efficiently than a random approach without need of skilled engineers. In this paper, we establish our verification of a 9-stage pipelined DSP with VLIW architecture on assistance of a test program generator. By adding a few manual test vectors statement coverage can attain up to 99.9%. This result shows the feasibility and effectiveness of our method
Keywords :
digital signal processing chips; integrated circuit design; logic design; parallel architectures; 9-stage pipelined digital signal processor; VLIW DSP; VLIW architecture; manual test vectors; microprocessor cores; simulation-based test vector generator; test program generator; verification field; Assembly; Automatic testing; Circuit simulation; Circuit testing; Digital signal processing; Educational institutions; Libraries; Microprocessors; Registers; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611418
Filename :
1611418
Link To Document :
بازگشت