Title :
Hierarchical parametric test metrics estimation: A ΣΔ converter BIST case study
Author :
Dubois, Matthieu ; Stratigopoulos, Haralampos-G ; Mir, Salvador
Author_Institution :
TIMA Lab., Grenoble-UJF, Grenoble, France
Abstract :
In this paper we propose a method for evaluating test measurements for complex circuits that are difficult to simulate. The evaluation aims at estimating test metrics, such as parametric test escape and yield loss, with parts per million (ppm) accuracy. To achieve this, the method combines behavioral modeling, density estimation, and regression. The method is demonstrated for a previously proposed Built-In Self-Test (BIST) technique for ΣΔ Analog-to-Digital Converters (ADC) explaining in detail the derivation of a behavioral model that captures the main nonidealities in the circuit. The estimated test metrics are further analyzed in order to uncover trends in a large device sample that explain the source of erroneous test decisions.
Keywords :
analogue-digital conversion; built-in self test; delta-sigma modulation; regression analysis; ΣΔ analog-to-digital converters; ADC; BIST; behavioral model; built-in self-test; density estimation; hierarchical parametric test metrics estimation; regression;
Conference_Titel :
Computer Design, 2009. ICCD 2009. IEEE International Conference on
Conference_Location :
Lake Tahoe, CA
Print_ISBN :
978-1-4244-5029-9
Electronic_ISBN :
1063-6404
DOI :
10.1109/ICCD.2009.5413173