• DocumentCode
    3469887
  • Title

    Deterministic skip lists in analog topological placement

  • Author

    Maruvada, Sarat C. ; Berkman, Ariel ; Krishnamoorthy, Karthik ; Balasa, Florin

  • Author_Institution
    Dept. of Comput. Sci., Illinois Univ., Chicago, IL
  • Volume
    2
  • fYear
    2005
  • fDate
    24-0 Oct. 2005
  • Firstpage
    834
  • Lastpage
    837
  • Abstract
    This paper presents a novel algorithm for device-level analog placement with symmetry constraints. Based on the exploration of symmetric-feasible (S-F) binary tree representations (Balasa et al., 2004) of the layout, the novel approach employs 1-3 deterministic skip lists (Munro et al., 1992) and (Papadakis, 1993), exhibiting running times at least 20-30% better than previous (nonslicing) topological algorithms for analog placement, and significantly better (typically, over 100%) than more traditional approaches based on the absolute representation
  • Keywords
    integrated circuit layout; network topology; analog topological placement; deterministic skip lists; symmetric-feasible binary tree representations; symmetry constraints; Binary trees; Circuits; Computer science; DSL; Encoding; Geometry; Random number generation; Simulated annealing; Software systems; Tree graphs;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    ASIC, 2005. ASICON 2005. 6th International Conference On
  • Conference_Location
    Shanghai
  • Print_ISBN
    0-7803-9210-8
  • Type

    conf

  • DOI
    10.1109/ICASIC.2005.1611437
  • Filename
    1611437