DocumentCode :
3469978
Title :
A 1 V 46 ns 16 Mb SOI-DRAM with body control technique
Author :
Shimomura, K. ; Shimano, H. ; Okuda, F. ; Sakashita, N. ; Oashi, T. ; Yamaguchi, Y. ; Eimori, T. ; Inuishi, M. ; Arimoto, K. ; Maegawa, S. ; Inoue, Y. ; Nishimura, T. ; Komori, S. ; Kyuma, K. ; Yasuoka, A. ; Abe, H.
Author_Institution :
Adv. Technol. R&D Center, Mitsubishi Electr. Corp., Hyogo, Japan
fYear :
1997
fDate :
8-8 Feb. 1997
Firstpage :
68
Lastpage :
69
Abstract :
Low-voltage and low-power DRAMs of appropriate capacity are required for portable systems such as portable PCs and Personal Digital Assistants (PDAs). Though a 1.2 V 49 ns bulk-DRAM has been reported, still lower voltage operation is difficult for bulk-DRAMs, due to the back bias effect and large junction capacitance. SOI devices have several advantages over bulk devices, such as small subthreshold swing (S-factor), elimination of the back bias effect, and small junction capacitance. To utilize these advantages, many SOI-DRAM studies and proposals have been made. The basic operation of the SOI-DRAM at 2.3 V has been examined using an experimental 64 kb SOI-DRAM, and a 3 V 50 ns 16 Mb SOI-DRAM has been also reported. Here the authors present a 1 V 46 ns 16 Mb SOI-DRAM which uses a 0.5 /spl mu/m CMOS/SIMOX process. To accelerate low-voltage speed, a body-pulsed sense amplifier (BPS) and body-driven equalizer (BDEQ) are used. The conventional body-control technique uses partially-depleted (PD) transistors. In contrast, fully-depleted (FD) transistors are used to reduce leakage current in the off-state.
Keywords :
CMOS memory circuits; DRAM chips; SIMOX; capacitance; leakage currents; 0.5 micron; 1 V; 16 Mbit; 46 ns; CMOS/SIMOX process; S-factor; SOI-DRAM; Si; back bias effect elimination; body control technique; body-driven equalizer; body-pulsed sense amplifier; dynamic RAM; fully-depleted transistors; junction capacitance; leakage current reduction; low-power DRAM; low-voltage operation; subthreshold swing; Acceleration; Appropriate technology; Capacitance; Circuit simulation; Control systems; Paper technology; Power dissipation; Pulse amplifiers; Random access memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference, 1997. Digest of Technical Papers. 43rd ISSCC., 1997 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
0-7803-3721-2
Type :
conf
DOI :
10.1109/ISSCC.1997.585264
Filename :
585264
Link To Document :
بازگشت