Title :
Hierarchical H-Adaptive Computation of VLSI Interconnect Capacitance with QMM Acceleration
Author :
Zhang, Wangyang ; Yu, Wenjian ; Liu, Hong ; Wang, Zeyi
Author_Institution :
Dept. of Comput. Sci. & Technol., Tsinghua Univ., Beijing
Abstract :
Fast and accurate calculation of interconnect parasitic parameters is becoming an important research issue of the IC design field. A hierarchical h-adaptive method based on direct boundary element method (BEM) with quasi-multiple medium (QMM) acceleration is proposed for the VLSI parasitic capacitance extraction. The adaptive method with h-type mesh refinement ensures high accuracy, while applying the QMM method greatly reduces CPU time. Numerical results show that our method costs much less time than the method without QMM technique, without loss of accuracy
Keywords :
boundary-elements methods; capacitance; circuit analysis computing; integrated circuit interconnections; mesh generation; QMM acceleration; VLSI interconnect capacitance; direct boundary element method; h-type mesh refinement; hierarchical h-adaptive computation; interconnect parasitic parameters; parasitic capacitance extraction; quasimultiple medium acceleration; Acceleration; Boundary element methods; Costs; Dielectrics; Integral equations; Integrated circuit interconnections; Matrix decomposition; Parasitic capacitance; Sparse matrices; Very large scale integration;
Conference_Titel :
Solid-State and Integrated Circuit Technology, 2006. ICSICT '06. 8th International Conference on
Conference_Location :
Shanghai
Print_ISBN :
1-4244-0160-7
Electronic_ISBN :
1-4244-0161-5
DOI :
10.1109/ICSICT.2006.306229