• DocumentCode
    34705
  • Title

    High-Performance Voltage-Fed AC–DC Full-Bridge Single-Stage Power Factor Correctors with a Reduced DC Bus Capacitor

  • Author

    Ribeiro, Hugo Santos ; Vieira Borges, Beatriz

  • Author_Institution
    Inst. de Telecomun., Lisbon, Portugal
  • Volume
    29
  • Issue
    6
  • fYear
    2014
  • fDate
    Jun-14
  • Firstpage
    2680
  • Lastpage
    2692
  • Abstract
    Full-bridge single-stage (FBSS) ac-dc converters allow to regulate both the output voltage and the input current that achieves a near sinusoidal waveform using only the four bridge transistors. Independent of this feature, these converters still need to be optimized in order to become an interesting and attractive solution for modern switch mode power supplies with power factor corrector (PFC) function. One of the most important improvements needed is the downsizing of the dc bus capacitor C b with the inherent cost reduction. However, this action introduces complex issues in the regulation of the input current and it is also responsible for the generation of high output voltage ripple. The new contribution of this paper consists in the introduction of a set of power circuit optimizations and control techniques in a FBSS PFC converter that solves the referred issues in order to enable the reduction of the dc bus capacitor´s size and cost. These procedures are based in the use of a free wheeling circuit that improves the light load operation and in the application of one shot nonlinear modulator, in order reduce the output voltage ripple even when the dc bus ripple is high. The possibility of using, in the proposed topology, a reduced ratio capacitance/watt lower than the typical values used in commercial applications (0.7-0.5 μF/W for 385-450 V, respectively), while maintaining the accurate input current regulation, is also theoretically proved. The developed concepts, solutions and design criteria are detailed described in the paper. The correspondent theoretical study is verified trough experimental results token in an optimized FBSS topology prototype.
  • Keywords
    AC-DC power convertors; power factor correction; switched mode power supplies; FBSS PFC converter; bridge transistors; capacitance 0.7 muF to 0.5 muF; dc bus ripple; free wheeling circuit; light load operation; modern switch mode power supplies; near sinusoidal waveform; one shot nonlinear modulator; output voltage ripple; power circuit optimizations; power factor corrector function; reduced DC bus capacitor; voltage 385 V to 450 V; voltage-fed AC-DC full-bridge single-stage power factor correctors; Bridge circuits; Capacitors; Inductors; Modulation; Switches; Topology; Voltage control; Full-bridge converters; input current shaping; reduced dc bus capacitor; single-stage power factor correctors (PFCs);
  • fLanguage
    English
  • Journal_Title
    Power Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0885-8993
  • Type

    jour

  • DOI
    10.1109/TPEL.2013.2272723
  • Filename
    6557537