DocumentCode :
3470598
Title :
Verification of a configurable processor core for system-on-a-chip designs
Author :
Shen, Haihua ; Zhang, Heng ; Xu, Tong
Author_Institution :
Inst. of Comput. Technol., Beijing
Volume :
2
fYear :
2005
fDate :
24-0 Oct. 2005
Firstpage :
891
Lastpage :
894
Abstract :
The verification of processor cores is very important for SOC design. In this paper we present a verification methodology that extends and enhances the traditional verification methodology to address the configurablility, debugability and other characteristics of processor cores. The proposed methodology has been taken into practice for the verification of a 32-bit embedded processor core - Godson-1 and practice results have proven its flexibility, applicability and good performance
Keywords :
formal verification; microprocessor chips; system-on-chip; Godson-1; IP core; configurable processor core; embedded processor core; system-on-chip; Analytical models; Computers; Costs; Embedded system; Explosions; Microprocessors; Multimedia systems; Process design; System-on-a-chip; Testing; Configurable Processor IP Core; System-On-Chip; Verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Conference_Location :
Shanghai
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611471
Filename :
1611471
Link To Document :
بازگشت